11.3.14 UARTxICR (UART Interrupt Clear Register)
31
30
29
28
27
26
25
24
Bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
Bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
Bit symbol
-
-
-
-
-
OEIC
BEIC
PEIC
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
Bit symbol
FEIC
RTIC
TXIC
RXIC
-
-
-
-
After reset
0
0
0
0
0
0
0
0
Bit
Bit symbol
Type
Function
31-11
−
W
Write as "0".
10
OEIC
W
Overrun error interrupt clear
0: Invalid
1: Clear
9
BEIC
W
Break error interrupt clear
0: Invalid
1: Clear
8
PEIC
W
Parity error interrupt clear
0: Invalid
1: Clear
7
FEIC
W
Framing error interrupt clear
0: Invalid
1: Clear
6
RTIC
W
Receive time out interrupt clear
0: Invalid
1: Clear
5
TXIC
W
Transmit interrupt clear
0: Invalid
1: Clear
4
RXIC
W
Receive interrupt clear
0: Invalid
1: Clear
3
-
W
Write as "0".
2
-
W
Write as "0".
1
-
W
Write as "0".
0
-
W
Write as "0".
Note:
The UARTxICR register is interrupt clear register for write-only. If the bits of this register are set to
"1", the corresponding interrupt is cleared. Writing "0" is invalid.
TMPM3V6/M3V4
Page 201
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......