6.6.8 Clock Operations in Mode Transition
The clock operations in mode transition are described as follows.
6.6.8.1 Transition of operation modes: NORMAL → STOP → NORMAL
When returning to the NORMAL mode from the STOP mode, the warm-up is activated automatically.
The CGOSCCR<WUODR[11:0]> is set to the stable time of an internal or external high-speed oscilla-
tor. If PLL is used, the warm-up time must be added a lock-up time (approximate 200μs).
Returning to the NORMAL mode by reset does not induce the automatic warm-up. The reset signal as
same as a cold reset should be input.
fsys
(System clock)
STOP
fosc
NORMAL
NORMAL
Mode
Warm-up
System clock stops. Internal high-speed clock starts oscillating.
Warm-up starts.
WFI instruction/
sleep on exit
Release event occurs.
Warm-up completes.
System clock starts.
TMPM3V6/M3V4
Page 71
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......