![Toshiba TMPM3V4 Manual Download Page 186](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626186.webp)
10.4.5 TBxMOD (Mode register)
31
30
29
28
27
26
25
24
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
bit symbol
-
TBRSWR
TBCP
TBCPM
TBCLE
TBCLK
After reset
0
0
1
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-7
−
R
Read as "0".
6
TBRSWR
R/W
Controls the timing to write to timer registers 0 and 1 when double buffering is enabled.
0: Timer registers 0 and 1 can be written separately, even in case writing preparation is ready for only one
resister.
1: In case both resisters are not ready to be written, Timer registers 0 and 1 can not be written
5
TBCP
W
Capture control by software
0: Capture by software
1: Don’t care
When "0" is written, the capture register 0 (TBxCP0) takes count value.
Read as "1".
4-3
TBCPM[1:0]
R/W
Capture timing (Note2)
00: Disable
01: TBxIN↑
Takes count values into capture register 0 (TBxCP0) upon rising of TBxIN pin input.
10: TBxIN↑ TBxIN↓
Takes count values into capture register 0 (TBxCP0) upon rising of TBxIN pin input.
Takes count values into capture register 1 (TBxCP1) upon falling of TBxIN pin input.
11: TBxOUT↑ TBxOUT↓
Takes count values into capture register 0 (TBnCP0) upon rising of 16-bit timer match output (TBxOUT)
and into capture register 1 (TBnCP1) upon falling of TBxOUT.
2
TBCLE
R/W
Up-counter control
0: Disables clearing of the up-counter.
1: Enables clearing of the up-counter.
Clears and controls the up-counter.
When "0" is written, it disables clearing of the up-counter. When "1" is written, it clears up counter when
there is a match with Timer Regsiter1 (TBxRG1).
1-0
TBCLK[1:0]
R/W
Selects the TMRBx source clock.
00: TBxIN pin input
01: φT1
10: φT4
11: φT16
Note 1: Do not modify TBxMOD during operating TMRBx.
Note 2: Specifications are different depending on the product. For details, refer to "Product Information".
TMPM3V6/M3V4
10. 16-bit Timer / Event Counters (TMRB)
10.4 Registers
Page 164
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......