12.3.6 SCxMOD1 (Mode Control Register 1)
31
30
29
28
27
26
25
24
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
bit symbol
I2SC
FDPX
TXE
SINT
-
After reset
0
0
0
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-8
−
R
Read as "0".
7
I2SC
R/W
IDLE
0: Stop
1: Operate
Specifies operation in the IDLE mode.
6-5
FDPX[1:0]
R/W
Transfer mode setting
00: Transfer prohibited
01: Half duplex (Receive)
10: Half duplex (Transmit)
11: Full duplex
Configures the transfer mode in the I/O interface mode.
And when FIFO is enabled, specify the configuration of FIFO. In UART mode, specify the only configura-
tion of FIFO.
4
TXE
R/W
Transmit control (Note1)(Note2)
0 :Disabled
1: Enabled
This bit enables transmission and is valid for all the transfer modes.
3-1
SINT[2:0]
R/W
Interval time of continuous transmission (For I/O interface mode)
000: None
001: 1 x SCLK cycle
010: 2 x SCLK cycle
011: 4 x SCLK cycle
100: 8 x SCLK cycle
101: 16 x SCLK cycle
110: 32 x SCLK cycle
111: 64 x SCLK cycle
This parameter is valid only for the I/O interface mode when SCLK output mode is selected. In other
modes, this parameter has no meaning.
Specifies the interval time of continuous transmission when double buffering or FIFO is enabled in the I/O in-
terface mode.
0
−
R/W
Write a "0".
Note 1: Specify the all mode control registers first and then enable the <TXE>.
Note 2: Do not stop the transmit operation (by setting <TXE> to "0") when data is being transmitted.
TMPM3V6/M3V4
Page 219
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......