![Toshiba TMPM3V4 Manual Download Page 53](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626053.webp)
4. Memory Map
4.1 Memory Map
The memory maps for TMP
M3V6/3V4
are based on the
Arm
Cortex-M3 processor core memory map. The
inter-nal ROM, internal RAM and special function registers (SFR) of TMP
M3V6/3V4
are mapped to the Code,
SRAM
and peripheral regions of the Cortex-M3 respectively. The special function register (SFR) means the
control regis-ters of all input/output ports and peripheral functions.
The CPU register area is the processor core’s internal register region.
For more information on each region, see the "
Arm
documentation set for the
Arm
Cortex-M3".
Note that access to regions indicated as "Fault" causes a memory fault if memory faults are enabled, or causes
a hard fault if memory faults are disabled. Also, do not access the vendor-specific region.
A memory map of TMP
M3V6/3V4 are
shown below:
TMPM3V6/M3V4
Page 31
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......