7.6.2.5 Interrupt Control Registers
Each interrupt source has the interrupt set-enable register, interrupt clear-enable register, interrupt
set-pending register and interrupt clear-pending register.
Each bit corresponds to each interrupt source.
(1)
Interrupt Set-Enable Register
This register enables interrupts and identifies whether the interrupt is enabled/disabled.
When set this register to "1", the corresponding interrupt is enabled.
Writing "0" has no meaning.
When this register is read, whether the corresponding interrupt is enabled or disabled is identified.
To clear the bit of this register, set "1" to the corresponding bit of the interrupt clear-enable register.
Bit symbol
Type
Function
SETENA
R/W
Interrupt No. [77:0]
[Write]
1: Enables interrupts.
[Read]
0: Interrupts are disabled.
1: Interrupts are enabled.
Note:
For descriptions of interrupts and interrupt numbers, see Section "7.5.1.5 List of Inter-
TMPM3V6/M3V4
Page 99
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......