![Toshiba TMPM3V4 Manual Download Page 250](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626250.webp)
12.3.13 SCxRST (Receive FIFO Status Register)
31
30
29
28
27
26
25
24
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
bit symbol
ROR
-
-
-
-
RLVL
After reset
0
0
0
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-8
−
R
Read as "0".
7
ROR
R
Receive FIFO Overrun. (Note)
0: Not generated
1: Generated
6-3
−
R
Read as "0".
2-0
RLVL[2:0]
R
Status of Receive FIFO fill level.
000: Empty
001: 1 byte
010: 2 bytes
011: 3 bytes
100: 4 bytes
Note:
<ROR> is cleared to "0" when receive data is read from the SCxBUF.
TMPM3V6/M3V4
12. Serial Channel with 4bytes FIFO (SIO/UART)
12.3 Registers Description
Page 228
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......