![Toshiba TMPM3V4 Manual Download Page 297](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626297.webp)
Note 1:
Clear <BC[2:0]> to "000" before switching the operation mode to the SIO mode.
Note 2:
For details on the SCL line clock frequency, refer to "13.5.1 Serial Clock".
Note 3:
After a reset, the <SCK[0]/SWRMON> bit is read as "1". However, if the SIO mode is selected at the
SBICR2 register, the initial value of the <SCK[0]> bit is "0".
Note 4:
The initial value for selecting a frequency is <SCK[2:0]>=000 and is independent of the read initial value.
Note 5:
When <BC[2:0]>="001" and <ACK>="0" in master mode, SCL line may be fixed to "L" by falling edge of
SCL line after generation of STOP condition and the other master devices can not use the bus. In the
case of bus which is connected with several master devices, the
n
umber of bits per transfer should be
set equal or more than 2 before generation of STOP condition.
TMPM3V6/M3V4
Page 275
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......