7.6.2.7 Vector Table Offset Register
31
30
29
28
27
26
25
24
bit symbol
-
-
TBLBASE
TBLOFF
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
TBLOFF
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
TBLOFF
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
bit symbol
TBLOFF
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-30
−
R
Read as 0.
29
TBLBASE
R/W
Table base
The vector table is in:
0: Code space
1: SRAM space
28-7
TBLOFF
R/W
Offset value
Set the offset value from the top of the space specified in TBLBASE.
The offset must be aligned based on the number of exceptions in the table.This means that the minimum
alignment is 32 words that you can use for up to 16 interrupts.For more interrupts, you must adjust the align-
ment by rounding up to the next power of two.
6-0
−
R
Read as 0.
TMPM3V6/M3V4
Page 113
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......