![Toshiba TMPM3V4 Manual Download Page 227](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626227.webp)
11.4.6 Interrupt Generation Logic
The UART outputs a maskable interrupt according to interrupt events.
11.4.6.1 UART Interrupt Generation Circuit
(1)
Interrupt request flag generation circuit
1. Generation circuit for break, parity and framing error flags
An interrupt request flag changes in real-time associated with F/F. Each flag is cleared
when data is written to the corresponding interrupt clear register.
Interrupt prior to masking
Interrupt after masking
Interrupt mask signal
Interrupt request flag
UARTCLK
F/F
2. Generation circuit for overrun error flag
An interrupt request flag changes with overrun errors in real-time. The register status is
not maintained. An overrun flag is cleared by reading the receive FIFO.
Interrupt prior to masking
Interrupt after masking
Interrupt mask signal
Interrupt request flag
(2)
UART interrupt
Each masked interrupt status is ORed and it is output from the UART as INTUARTx.
TMPM3V6/M3V4
Page 205
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......