![Toshiba TMPM3V4 Manual Download Page 180](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626180.webp)
10.2 Differences in the Specifications
Each channel functions independently and the channels operate in the same way except for the differences in
their specification as shown in Table 10-1.
Some of the channels can put the capture trigger and the synchronous start trigger on other channels.
1. The flip-flop output of TMRB 2, 5 and 7 can be used as the capture trigger of other channels.
・
TB2OUT → available for TMRB3 through TMRB5
・
TB5OUT → available for TMRB6 through TMRB7
・
TB7OUT → available for TMRB0 through TMRB2
2. The start trigger of the timer synchronous mode (with TBxRUN)
・
TMRB0 → can start TMRB1 through TMRB3 synchronously
・
TMRB4 → can start TMRB5 through TMRB7 synchronously
3. The start trigger of the timer prescaler synchronous mode (with TBxPRUN)
・
TMRB0 → can start TMRB1 through TMRB3 synchronously
・
TMRB4 → can start TMRB5 through TMRB7 synchronously
For details of each product, refer to Chapter "Product Information".
Table 10-1 Differences in the Specifications of TMRB Modules
Specifica-
tion
External pins
Trigger function between
timers
Interrupt
Internal Connects
Channel
External
clock /
capture
trigger in-
put pins
Timer
Flip-Flop
output
pins
Capture
trigger
Synchro-
nous start
trigger
channel
Capture
interrupt
TMRB
interrupt
Start AD
conversion
Timer
Flip-Flop
Connect with
SIO/UART,
RMC
(TXTRG :
Transfer clock)
TMRB0
TB0IN
TB0OUT
TB7OUT
−
INTCAP00
INTCAP01
INTTB00
INTTB01
−
−
TMRB1
TB1IN
TB1OUT
TB7OUT
TB0PRUN
TB0RUN
INTCAP10
INTCAP11
INTTB10
INTTB11
−
RMC
TMRB2
TB2IN
TB2OUT
TB7OUT
TB0PRUN
TB0RUN
INTCAP20
INTCAP21
INTTB20
INTTB21
−
−
TMRB3
TB3IN
TB3OUT
TB2OUT
TB0PRUN
TB0RUN
INTCAP30
INTCAP31
INTTB30
INTTB31
−
−
TMRB4
TB4IN
TB4OUT
TB2OUT
−
INTCAP40
INTCAP41
INTTB40
INTTB41
−
SIO0
SIO1
TMRB5
TB5IN
TB5OUT
TB2OUT
TB4PRUN
TB4RUN
INTCAP50
INTCAP51
INTTB50
INTTB51
INTTB51
−
TMRB6
TB6IN
TB6OUT
TB5OUT
TB4PRUN
TB4RUN
INTCAP60
INTCAP61
INTTB60
INTTB61
−
−
TMRB7
TB7IN
TB7OUT
TB5OUT
TB4PRUN
TB4RUN
INTCAP70
INTCAP71
INTTB70
INTTB71
−
SIO2
TMPM3V6/M3V4
10. 16-bit Timer / Event Counters (TMRB)
10.2 Differences in the Specifications
Page 158
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......