![Toshiba TMPM3V4 Manual Download Page 282](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626282.webp)
bit 0
bit 1
bit 6
RXDx
INTRXx interrupt request
Receive data
read timing
SCLKx output
RXDx
SCLKx output
RXDx
SCLKx output
INTRXx interrupt request
Receive data
read timing
bit 7
bit 0
<WBUF> = "0" (if double buffering is disabled)
bit 0
bit 1
bit 6
bit 0
<WBUF> = "1" (if double buffering is enabled and data is read from buffer)
bit 7
bit 7
SCxMOD2<RBFLL>
INTRXx interrupt request
Receive data
read timing
SCxMOD2<RBFLL>
bit 0
bit 1
bit 6
<WBUF> = "1" (if double buffering is enabled and data cannot be read from buffer)
bit 7
bit 7
Figure 12-17 Receive Operation in the I/O Interface Mode (Clock Output Mode)
TMPM3V6/M3V4
12. Serial Channel with 4bytes FIFO (SIO/UART)
12.14 Operation in Each Mode
Page 260
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......