![Toshiba TMPM3V4 Manual Download Page 373](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626373.webp)
(4)
Settings of Reception Completion
To complete data reception, settings of detecting the maximum data bit cycle and excess "Low"
width are required. If multiple factors are specified, reception is completed by the factor detected
first. Make sure to configure the reception completion settings.
1. Completion by the maximum data bit cycle
Threshold:<RMCDMAX[7:0]>
If the falling edge of the data bit cycle is not monitored after time
specified as threshold,a maximum data bit cycle is detected.
The detection completes reception and generates an interrupt.
Figure 15-6 Completion by the maximum data bit cycle
TMPM3V6/M3V4
Page 351
2019-02-06
To complete reception by detecting a maximum data bit cycle, you need to configure
the RMCxRCR2 <RMCDMAX[7:0]>.
If the falling edge of the data bit cycle isn't monitored after time specified as threshold
in the <RMCDMAX[7:0]>, a maximum data bit cycle is detected. The detection completes
reception and generates an interrupt.After interrupt inputs generated, RMCxRSTAT<
RMCDMAXIF > is set to "1".
To complete reception by setting the number of receive data is set a RMCxEND
1
to
3
reg-
ister of each <RMCEND1>, <RMCEND2>, <RMCEND3>.In this case when the number
of set reception bit agreed with the number of bit which received at the time of the out-
break of MAX on the number of receive data is set a RMCxEND
1
to
3
register of each
<RMCEND1>, <RMCEND2>, <RMCEND3>, it occurs by an MAX interrupt in data bit pe-
riod.
As specified to RMCxEND
1
to
3
, it is able to set three kinds of the receive data bit.
When it can receive the Maximum Data bit , the number of bit is not match the setting val-
ue in <RMCEND1>, <RMCEND2>, <RMCEND3>, it wait for Leader Reception.
The maximum data bit cycle interrupt
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......