![Toshiba TMPM3V4 Manual Download Page 208](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626208.webp)
11.2 Structure
Figure 11-1 shows a block diagram of UART.
Read data[11:0]
Write data[7:0]
12bit x 32
receive
FIFO
RXD[11:0]
TXD[7:0]
APB
interface
and
register
block
APB
Baud rate
divisor
UARTCLK
Baud rate
generator
Baud16
Control and status
8bit x 32
transmit
FIFO
Transmitter
Receiver
Receive FIFO
Status
Transmit FIFO
status
FIFO status and
interrupt generation
FIFO
Flags
INTUARTx
50% duty
control
UTxTXD
UTxTXD50A
UTxTXD50B
UTxRXD
UTxRXD50
fsys
Figure 11-1 Block diagram of UART
TMPM3V6/M3V4
11. Universal Asynchronous Receiver-Transmitter Circuit (UART)
11.2 Structure
Page 186
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......