![Toshiba TMPM3V4 Manual Download Page 524](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626524.webp)
25.6 AC Electrical Characteristics
25.6.1 AC Measurement Condition
The AC characteristics data of this chapter is measured under the following conditions unless otherwise no-
ted.
・
Output levels: High = 0.8 × DVDD5, Low = 0.2 × DVDD5
・
Input levels: Refer to low-level input voltage and high-level input voltage in "DC Electrical Charac-
teristics".
・
Load capacity: CL = 30pF
25.6.2 Serial Channel (SIO/UART)
25.6.2.1 I/O Interface Mode
In the table below, the letter x represents the SIO operation clock SCLK Clock Low width (input) cy-
cle time which is identical to the fsys cycle time. It varies depending on the programming of the clock
gear function.
(1)
SCLK input mode
[Input]
Parameter
Symbol
Equation
40 MHz
Unit
Min
Max
Min
Max
SCLK Clock High width (input)
t
SCH
4x
−
100
−
ns
SCLK Clock Low width (input)
t
SCL
4x
−
100
−
SCLK cycle
t
SCY
t
SCH
+ t
SCL
−
200
−
Valid Data Input ←
SCLK rise or fall (Note 1)
t
SRD
30
−
30
−
SCLK rise or fall →
Input Data hold (Note 1)
t
HSR
x + 30
−
55
−
[Output]
Parameter
Symbol
Equation
40 MHz
Unit
Min
Max
Min
Max
SCLK Clock High width (input)
t
SCH
4x
−
120
(Note 3)
−
ns
SCLK Clock Low width (input)
t
SCL
4x
−
120
(Note 3)
−
SCLK cycle
t
SCY
t
SCH
+ t
SCL
−
240
−
Output Data ←
SCLK rise or fall (Note 1)
t
OSS
t
SCY
/2 − 3x− 45
−
0
(Note 2)
−
SCLK rise or fall →
Output Data hold (Note 1)
t
OHS
t
SCY
/2
−
120
−
Note 1: SCLK rise/fall : SCLK rise mode uses the rise timing of SCLK. SCLK fall mode uses the fall timing of
SCLK.
Note 2: Use the cycle of SCLK in a range where the calculation value keeps positive.
Note 3: The value indicates a minimum value that enables t
OSS
to be zero or more.
TMPM3V6/M3V4
25.
Electrical Characteristics
25.6 AC Electrical Characteristics
Page 502
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......