![Toshiba TMPM3V4 Manual Download Page 267](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626267.webp)
12.10 Transmit
12.10.1 Transmit Counter
The transmit counter is a 4-bit binary counter and is counted by SIOCLK as in the case of the receive coun-
ter. In UART mode, it generates a transmit clock (TXDCLK) on every 16th clock pulse.
15 16 1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 1
2
SIOCLK
TXDCLK
Figure 12-7 Generation of Transmission Clock in UART mode
12.10.2 Transmit Control
12.10.2.1 In I/O Interface Mode
In the clock output mode with SCxCR<IOC> set to "0", each bit of data in the transmit buffer is output-
ted to the TXDx pin on the falling edge of SCLKx pin.
In the clock input mode with SCxCR<IOC> set to "1", each bit of data in the transmit buffer is output-
ted to the TXDx pin on the rising or falling edge of the SCLKx pin according to the SCxCR<SCLKS>.
12.10.2.2 In UART Mode
When the transmit data is written in the transmit buffer, data transmission is initiated on the rising
edge of the next TXDCLK and the transmit shift clock signal is also generated.
TMPM3V6/M3V4
Page 245
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......