![Toshiba TMPM3V4 Manual Download Page 333](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626333.webp)
14.3 Register
14.3.1 Register List
Base Address = 0x400C_0000
Register Name
Address (Base+)
Control register 0
SSPCR0
0x0000
Control register 1
SSPCR1
0x0004
Receive FIFO (read) and transmit FIFO (write) data register
SSPDR
0x0008
Status register
SSPSR
0x000C
Clock prescale register
SSPCPSR
0x0010
Interrupt enable/disable register
SSPIMSC
0x0014
Pre-enable interrupt status register
SSPRIS
0x0018
Post-enable interrupt status register
SSPMIS
0x001C
Interrupt clear register
SSPICR
0x0020
Reserved
-
0x0028 to 0x0FFC
Note 1: These registers in the above table allows to access only word (32 bits) basis.
Note 2: Access to the "Reserved" area is prohibited.
TMPM3V6/M3V4
Page 311
2019-02-06
The followings are the SSP control registers and addresses.
For detail of the base address, refer to "Address lists of peripheral functions" of "Memory Map" chapter.
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......