![Toshiba TMPM3V4 Manual Download Page 313](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626313.webp)
In the interrupt processing for terminating the reception of 1-bit data, the stop condition is gener-
ated to terminate the data transfer.
<PIN>
D7
D6
2
9
3
4
5
6
7
8
1
D5
D4
D2
D3
D1
D0
1
Read receive data after clear <ACK> to “0”
Read receive data after
set <BC[2:0]> to “001”.
Acknowle
d
gment signal
to
transmitter “High”
Master output
Slave output
SCL pin
INTSBIinterrupt
request
SDA pin
Figure 13-12 Terminating Data Transmission in the Master Receiver Mode
Example: When receiving N data word
INTSBI interrupt (after data transmission)
7
6
5
4
3
2
1
0
SBICR1
←
X
X
X
X
0
X
X
X
Sets the number of bits of data to be received and
specify whether ACK is required.
Reg.
←
SBIDBR
Reads dummy data.
End of interrupt
INTSBI interrupt (first to (N-2)th data reception)
7
6
5
4
3
2
1
0
Reg.
←
SBIDBR
Reads the first to (N-2)th data words.
End of interrupt
INTSBI interrupt ((N-1)th data reception)
7
6
5
4
3
2
1
0
SBICR1
←
X
X
X
0
0
X
X
X
Disables generation of acknowledgement clock.
Reg.
←
SBIDBR
Reads the (N-1)th data word.
End of interrupt
INTSBI interrupt (Nth data reception)
7
6
5
4
3
2
1
0
SBIxCR1
←
0
0
1
0
0
X
X
X
Disables generation of acknowledgement clock.
Reg.
←
SBIDBR
Reads the Nth data word.
End of interrupt
INTSBI interrupt (after completing data reception)
Processing to generate the stop condition.
Terminates the data transmission.
End of interrupt
Note:
X; Don’t care
TMPM3V6/M3V4
Page 291
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......