![Toshiba TMPM3V4 Manual Download Page 317](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626317.webp)
"1" is confirmed by following the restart procedure. To check the status of the SCL line, read the
port.
7
6
5
4
3
2
1
0
SBICR2
←
0
0
0
1
1
0
0
0
Releases the bus.
if SBISR<BB> ≠ 0
Checks that the SCL pin is released.
Then
if SBISR<LRB> ≠ 1
Checks that no other device is pulling the SCL pin to the "Low".
Then
4.7 μs Wait
SBICR1
←
X
X
X
1
0
X
X
X
Selects the acknowledgment mode.
SBIDBR
←
X
X
X
X
X
X
X
X
Sets the desired slave address and direction.
SBICR2
←
1
1
1
1
1
0
0
0
Generates the start condition.
Note:
X; Don’t care
SCL pin
SCL(Bus)
"0"→<MST>
"0"→<TRX>
"0"→<BB>
"1"→<PIN>
SDA pin
<LRB>
<BB>
Start condition
<PIN>
"1"→<MST>
"1"→<TRX>
"1"→<BB>
"1"→<PIN>
4.7 ms (min.)
9
Figure 13-14 Timing Chart of Generating a Restart
TMPM3V6/M3V4
Page 295
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......