www.ti.com
6.3
PLLC2
6.4
PLLC Functional Description
...............................................................................................
6.4.1
Multipliers and Dividers
.................................................................................................
6.4.2
Bypass Mode
6.4.3
PLL Mode
6.5
PLL Configuration
6.5.1
PLL Mode and Bypass Mode
..........................................................................................
6.5.2
Changing Divider / Multiplier Ratios
...................................................................................
6.5.3
PLL Power Down and Wakeup
........................................................................................
6.6
PLL Controller Register Map
................................................................................................
6.6.1
Introduction
6.6.2
Peripheral ID Register (PID)
...........................................................................................
6.6.3
PLL Control (PLLCTL)
..................................................................................................
6.6.4
PLL Multiplier Control Register (PLLM)
...............................................................................
6.6.5
PLL Pre-Divider Control Register (PREDIV)
.........................................................................
6.6.6
PLL Controller Divider 1 Register (PLLDIV1)
........................................................................
6.6.7
PLL Controller Divider 2 Register (PLLDIV2)
........................................................................
6.6.8
PLL Controller Divider 3 Register (PLLDIV3)
........................................................................
6.6.9
PLL Post-Divider Control Register (POSTDIV)
......................................................................
6.6.10
Bypass Divider Register (BPDIV)
....................................................................................
6.6.11
PLL Controller Command Register (PLLCMD)
.....................................................................
6.6.12
PLL Controller Status Register (PLLSTAT)
.........................................................................
6.6.13
PLL Controller Clock Align Control Register (ALNCTL)
...........................................................
6.6.14
PLLDIV Ratio Change Status Register (DCHANGE)
..............................................................
6.6.15
Clock Enable Control Register (CKEN)
..............................................................................
6.6.16
Clock Status Register (CKSTAT)
.....................................................................................
6.6.17
SYSCLK Status Register (SYSTAT)
.................................................................................
6.6.18
PLL Controller Divider 4 Register (PLLDIV4)
.......................................................................
7
Power and Sleep Controller
.......................................................................................
7.1
7.2
Power Domain and Module Topology
....................................................................................
7.3
Power Domain and Module States Defined
............................................................................
7.3.1
Power Domain States
...................................................................................................
7.3.2
Module States
7.4
Executing State Transitions
.................................................................................................
7.4.1
Power Domain State Transitions
......................................................................................
7.4.2
Module State Transitions
...............................................................................................
7.5
IcePick Emulation Support in the PSC
..................................................................................
7.6
PSC Interrupts
7.6.1
Interrupt Events
7.6.2
Interrupt Registers
7.6.3
Interrupt Handling
7.7
PSC Registers
7.7.1
Peripheral Revision and Class Information (PID)
...................................................................
7.7.2
Interrupt Evaluation Register (INTEVAL)
.............................................................................
7.7.3
Module Error Pending Register 0 (mod 0 - 31) (MERRPR0)
......................................................
7.7.4
Module Error Pending Register 1 (mod 32-41) (MERRPR1)
......................................................
7.7.5
Module Error Clear Register 0 (mod 0-31) (MERRCR0)
...........................................................
4
Contents
SPRUFX7 – July 2008