9.10.15 USB_PHY_CTRL - USB PHY Control
System Control Register Descriptions
www.ti.com
The USB_PHY_CTL register controls various features of the USB PHY.
Figure 9-14. USB_PHY_CTRL - USB PHY Control
31
24
Reserved
R-0
23
16
Reserved
R-0
15
14
13
12
11
10
9
8
Reserved
DATAPOL
PHYCLKSRC
PHYCLKGD
R-0
R/W-0
R/W-0
R-0
7
6
5
4
3
2
1
0
SESNDEN
VBDTCTEN
VBUSENS
PHYPLLON
Reserved
VPSS_OSCPDWN
OTGPDWN
PHYPDWN
R/W-1
R/W-1
R-0
R/W-0
R-0
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 9-17. USB_PHY_CTRL - USB PHY Control Field Descriptions
Bit
Field
Value
Description
31-12
RESERVED
0
Reserved
11
DATAPOL
USB PHY data polarity inversion
0
USB PHY data polarity no inversion
1
USB PHY data polarity inversion
10-9
PHYCLKSRC
USB PHY input clock source
0
24MHz directly from crystal
1
12MHz (after dividing 36 MHz crystal by 3)
2
PLLC1.sysclk3 (backup in case 27MHz crystal is used)
3
Reserved
8
PHYCLKGD
USB PHY Power and Clock Good
0
Phy power not ramped or PLL not locked
1
Phy power is good and PLL is locked
7
SESNDEN
Session End Comparator enable
0
comparator disabled
1
comparator enabled
6
VBDTCTEN
vbus comparator enable
0
comparators (except session end) disabled
1
comparators (except session end) enabled
5
VBUSENS
OTG analog block VBUSSENSE output status
0
vbus not present (<0.5V)
1
vbus present (>0.5V)
4
PHYPLLON
USB PHY PLL suspend override
0
Normal PLL operation
1
Override PLL suspend state
3
Reserved
0
Reserved
136
System Control Module
SPRUFX7 – July 2008