www.ti.com
System Control Register Descriptions
Table 9-6. PINMUX2 - Pin Mux 2 (AEMIF) Pin Mux Register Field Descriptions (continued)
Bit
Field
Value
Description
4
EM_D15_8
Enable EM_D[15:8] (AEMIF Pin Mux)
Reset value set by AECFG[3] - sets AEMIF bus width for boot
OneNAND operation requires PINMUX2[4:1] = AECFG[3:0] = 0010b; i.e.,
- 16_bit data bus,
- full AEMIF address bus,
- plus EM_A[14], EM_BA1 used as 16_bit address
This puts the AEMIF module in "Half Rate" mode required for OneNAND
0
EM_D[15:8]
1
GIO[53:46]
3-2
EM_BA0
Enable EM_BA0 (AEMIF Pin Mux)
Reset value set by AECFG[2:1] - sets AEMIF address usage for boot
OneNAND operation requires PINMUX2[4:1] = AECFG[3:0] = 0010b; i.e.,
- 16_bit data bus,
- full AEMIF address bus,
- plus EM_A[14], EM_BA1 used as 16_bit address
This puts the AEMIF module in "Half Rate" mode required for OneNAND
0
EM_BA0 - Byte address for 8-bit data bus
1
EM_A14 - Address MSB, required for OneNAND
2
GIO[54]
3
Reserved
1
EM_A0_BA1
Enable EM_A0 BA1 (AEMIF Pin Mux)
Reset value set by AECFG[0] - sets AEMIF address width for boot
OneNAND operation requires PINMUX2[4:1] = AECFG[3:0] = 0010b; i.e.,
- 16_bit data bus,
- full AEMIF address bus,
- plus EM_A[14], EM_BA1 used as 16_bit address
This puts the AEMIF module in "Half Rate" mode required for OneNAND
0
EM_A0 & EM_BA1
1
GIO[56:55]
0
EM_A13_3
Enable EM_A13_3 (AEMIF Pin Mux)
Reset value set by AECFG[0] - sets AEMIF address width for boot
0
EM_A[13:3]
1
GIO[64:57]
SPRUFX7 – July 2008
System Control Module
123