6.6.13 PLL Controller Clock Align Control Register (ALNCTL)
www.ti.com
PLL Controller Register Map
The PLL controller clock align control register (ALNCTL) is shown in
and described in
for PLLC1 and PLLC2. ALNCTL controls SYSCLK divider ratio change and alignment when
GOSET bit in PLLCMD is set to 1. All SYSCLKn must be aligned. You should not change the defaults
values of this register.
Figure 6-15. PLL Controller Clock Align Control Register (ALNCTL)
31
8
7
0
Reserved
ALNn
R-0
R/W -1F
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 6-16. PLL Controller Clock Align Control (ALNCTL) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
ALNn
0-1Fh
SYSCLKn divider ratio change and alignment enable. Do not change the default values of these
fields.
ALN0 is divider ratio change and alignment enable for SYSCLK1
ALN1 is divider ratio change and alignment enable for SYSCLK2
ALN2 is divider ratio change and alignment enable for SYSCLK3 (this bit is reserved for PLLC2)
ALN3 is divider ratio change and alignment enable for SYSCLK4 (this bit is reserved for PLLC2)
ALN[7:4] Reserved
Do not change SYSCLKn divide ratio nor align SYSCLKn to other SYSCLKs during GO operation.
SYSCLKn is left free-running when the GOSET bit in PLLCMD is set to 1.
Change SYSCLKn ratio programmed in the RATIO bit in PLLDIVn and align SYSCLKn to other
SYSCLKs selected in ALNCTL when the GOSET bit in PLLCMD is set to 1.
SPRUFX7 – July 2008
PLL Controllers (PLLCs)
57