4-4
Serial Interface
SCC Registers
WR0
Bits 7:6
Resets
00 = Null
01 = Reset Rx CRC checker
10 = Reset Tx CRC generator
11 = Reset Tx underrun/OEM latch
Bits 5:3
Commands
000 = Null
001 = Point High (reg 8-15 select)
010 = Reset external/status interrupts
011 = Send abort (SDLC mode)
100 = Enable int on next Rx character
101 = Reset Tx interrupt pending
110 = Error reset
111 = Reset highest IUS
Bits 2:0
Register 0-7 or 8-15 select
RR15
External/Status interrupt information
WR0
CRC initialize, mode initialization, Register Pointer
WR1
Transmit and Receive interrupt, data transfer mode definitions
WR2
Interrupt vector (CH A and B)
WR3
Receive Parameters and controls
WR4
Transmit and receive parameters and controls
WR5
Transmit parameters and control
WR6
Synchronization character or SDLC address field
WR7
Synchronization character or SDLC flag
WR8
Transmit Buffer
WR9
Master Interrupt control and reset (CH A and B)
WR10
Miscellaneous controls
WR11
Clock mode control
WR12
Lower byte of baud-rate time constant
WR13
Upper byte of baud-rate time constant
WR14
Miscellaneous control
WR15
External/Status interrupt control
Register
Function
Table 4-2 SCC Register Summary (Continued)
S3GX_TRMBook Page 4 Friday, September 19, 1997 11:39 am
Summary of Contents for SPARCbook 3 series
Page 8: ...viii S3GX_TRMBook Page viii Friday September 19 1997 11 39 am...
Page 44: ...2 16 The SPARC CPU SBus Controller S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Page 76: ...5 8 SCSI Controller DMA Support S3GX_TRMBook Page 8 Friday September 19 1997 11 39 am...
Page 146: ...9 28 MODEM Class 2 Fax Command Set S3GX_TRMBook Page 28 Friday September 19 1997 11 39 am...
Page 180: ...11 30 Display Interface RAMDAC S3GX_TRMBook Page 30 Friday September 19 1997 11 39 am...
Page 216: ...Index vi S3GX_TRMBook Page vi Friday September 19 1997 11 39 am...