Serial Interface
4-9
SCC Registers
Bit 3
Channel A EXT/STAT
Bit 2
Channel B Rx
Bit 1
Channel B Tx
Bit 0
Channel B EXT/STAT
RR10 – Miscellaneous
Status
Bit 7
One clock missing
Bit 6
Two clocks missing
Bit 4
Loop sending
Bit 1
On loop
Other bits 0
RR15 – External/Status
Interrupt Status
Bit 7
Break/Abort interrupt enable
Bit 6
Tx Underrun/EOM interrupt enable
Bit 5
CTS interrupt enable
Bit 4
Sync/Hunt interrupt enable
Bit 3
DCD interrupt enable
Bit 1
Zero count interrupt enable
Other bits 0
S3GX_TRMBook Page 9 Friday, September 19, 1997 11:39 am
Summary of Contents for SPARCbook 3 series
Page 8: ...viii S3GX_TRMBook Page viii Friday September 19 1997 11 39 am...
Page 44: ...2 16 The SPARC CPU SBus Controller S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Page 76: ...5 8 SCSI Controller DMA Support S3GX_TRMBook Page 8 Friday September 19 1997 11 39 am...
Page 146: ...9 28 MODEM Class 2 Fax Command Set S3GX_TRMBook Page 28 Friday September 19 1997 11 39 am...
Page 180: ...11 30 Display Interface RAMDAC S3GX_TRMBook Page 30 Friday September 19 1997 11 39 am...
Page 216: ...Index vi S3GX_TRMBook Page vi Friday September 19 1997 11 39 am...