4-6
Serial Interface
SCC Registers
00 = Sync modes enabled
01 = 1 stop bit/character
10 = 1.5 stop bits/character
11 = 2 stop bits/character
Bit 1
Parity Even/Odd
Bit 0
Parity enable
WR5 – Transmit
Parameters and Control
Bit 7
DTR
Bits 6:5
Bits/character
00 = 5 bits
01 = 7 bits
10 = 6 bits
11 = 8 bits
Bit 4
Send Break
Bit 3
Transmitter enable
Bit 2
SDLC/CRC-16
Bit 1
RTS
Bit 0
Transmitter CRC enable
WR9 – Interrupt
Control and Reset
Bits 7:6
Reset control
00 = no reset
01 = Reset Channel B
10 = Reset Channel A
11 = Force hardware reset
Bit 5
Reserved (Write 0)
Bit 4
Status High/Low
Bit 3
Master interrupt enable
Bit 2
Disable lower chain
Bit 1
No vector or interrupt acknowledge
Bit 0
Vector include status
WR10 – Miscellaneous
Controls
Bit 7
CRC Preset
Bits 6:5
Mode
S3GX_TRMBook Page 6 Friday, September 19, 1997 11:39 am
Summary of Contents for SPARCbook 3 series
Page 8: ...viii S3GX_TRMBook Page viii Friday September 19 1997 11 39 am...
Page 44: ...2 16 The SPARC CPU SBus Controller S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Page 76: ...5 8 SCSI Controller DMA Support S3GX_TRMBook Page 8 Friday September 19 1997 11 39 am...
Page 146: ...9 28 MODEM Class 2 Fax Command Set S3GX_TRMBook Page 28 Friday September 19 1997 11 39 am...
Page 180: ...11 30 Display Interface RAMDAC S3GX_TRMBook Page 30 Friday September 19 1997 11 39 am...
Page 216: ...Index vi S3GX_TRMBook Page vi Friday September 19 1997 11 39 am...