Rev. 6.00, 08/04, page 170 of 628
Erase start
Set EBR
Enable WDT
Wait 1
µ
s
Wait 100
µ
s
SWE bit
←
1
n
←
1
ESU bit
←
1
E bit
←
1
Wait 10 ms
E bit
←
0
Wait 10
µ
s
ESU bit
←
0
Wait 10
µ
s
Disable WDT
Read verify data
Increment address
Verify data = all 1s ?
Last address of block ?
All erase block erased ?
Set block start address as verify address
H'FF dummy write to verify address
Wait 20
µ
s
Wait 2
µ
s
EV bit
←
1
Wait 100
µ
s
End of erasing
SWE bit
←
0
Wait 4
µ
s
EV bit
←
0
n
≤
100 ?
Wait 100
µ
s
Erase failure
SWE bit
←
0
Wait 4
µ
s
EV bit
←
0
n
←
n + 1
Yes
No
Yes
Yes
Yes
No
No
No
Figure 6.11 Erase/Erase-Verify Flowchart
Summary of Contents for H8/38024 Series
Page 18: ...Rev 6 00 08 04 page xviii of xxx...
Page 30: ...Rev 6 00 08 04 page xxx of xxx...
Page 130: ...Rev 6 00 08 04 page 100 of 628...
Page 216: ...Rev 6 00 08 04 page 186 of 628...
Page 416: ...Rev 6 00 08 04 page 386 of 628...
Page 432: ...Rev 6 00 08 04 page 402 of 628...
Page 468: ...Rev 6 00 08 04 page 438 of 628...
Page 661: ...H8 38024 H8 38024S H8 38024F ZTAT H8 38124 Group Hardware Manual...