Volume 3: Instruction Formats
3:347
4.4.10.2
Probe – Immediate
2
4.4.10.3
Probe Fault – Immediate
2
4.4.10.4
Translation Cache Insert
4.4.10.5
Move to Indirect Register/Translation Register Insert
40
37 36 35
33 32
27 26
20 19
15 14 13 12
6 5
0
x
3
x
6
r
3
i
2b
r
1
qp
4
1
3
6
7
5
2
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
probe.r
r
1
=
r
3
,
imm
2
0
18
probe.w
19
40
37 36 35
33 32
27 26
20 19
15 14 13 12
6 5
0
x
3
x
6
r
3
i
2b
qp
4
1
3
6
7
5
2
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
probe.rw.fault
r
3
,
imm
2
0
31
probe.r.fault
32
probe.w.fault
33
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
r
2
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
itc.d
r
2
0
2E
itc.i
2F
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
r
3
r
2
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
rr[
r
3
] =
r
2
0
00
dbr[
r
3
] =
r
2
01
ibr[
r
3
] =
r
2
02
pkr[
r
3
] =
r
2
03
pmc[
r
3
] =
r
2
04
pmd[
r
3
] =
r
2
05
itr.d
dtr[
r
3
] =
r
2
0E
itr[
r
3
] =
r
2
0F
Summary of Contents for Itanium 9150M
Page 1: ......
Page 209: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault...
Page 405: ...3 396 Volume 3 Resource and Dependency Semantics...
Page 406: ...3 397 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index...
Page 407: ...3 398 Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Page 419: ...INDEX Index 12 Index for Volumes 1 2 3 and 4...
Page 420: ......