Volume 3: Instruction Formats
3:301
4.2.1.1
Integer ALU – Register-Register
4.2.1.2
Shift Left and Add
Table 4-9.
Integer ALU 4-bit+2-bit Opcode Extensions
Opcode
Bits
40:37
x
2a
Bits
35:34
v
e
Bit
33
x
4
Bits
32:29
x
2b
Bits 28:27
0
1
2
3
0
0
0
add
add +1
1
2
addp4
3
and
or
xor
4
shladd
5
6
shladdp4
7
8
9
sub – imm
8
A
B
and – imm
8
andcm – imm
8
or – imm
8
xor – imm
8
C
D
E
F
40
37 36 35 34 33 32
29 28 27 26
20 19
13 12
6 5
0
x
2a
v
e
x
4
x
2b
r
3
r
2
r
1
qp
4
1
2
1
4
2
7
7
7
6
Instruction
Operands
Opcode
Extension
x
2a
v
e
x
4
x
2b
add
r
1
=
r
2
,
r
3
0
0
0
0
r
1
=
r
2
,
r
3
, 1
1
sub
r
1
=
r
2
,
r
3
1
1
r
1
=
r
2
,
r
3
, 1
0
addp4
r
1
=
r
2
,
r
3
2
0
and
3
0
andcm
1
or
2
xor
3
40
37 36 35 34 33 32
29 28 27 26
20 19
13 12
6 5
0
x
2a
v
e
x
4
ct
2d
r
3
r
2
r
1
qp
4
1
2
1
4
2
7
7
7
6
Instruction
Operands
Opcode
Extension
x
2a
v
e
x
4
shladd
r
1
=
r
2
,
count
2
,
r
3
0
0
4
shladdp4
6
Summary of Contents for Itanium 9150M
Page 1: ......
Page 209: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault...
Page 405: ...3 396 Volume 3 Resource and Dependency Semantics...
Page 406: ...3 397 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index...
Page 407: ...3 398 Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Page 419: ...INDEX Index 12 Index for Volumes 1 2 3 and 4...
Page 420: ......