ADSP-BF535 Blackfin Processor Hardware Reference
I-25
Index
PCI_CFG_DIC (PCI Configuration
Device ID register),
13-29
PCI_CFG_HT (PCI Configuration
Header Type register),
13-36
PCI_CFG_IBAR (PCI Configuration I/O
Base Address register),
13-39
PCI_CFG_IL (PCI Configuration
Interrupt Line register),
13-43
PCI_CFG_IP (PCI Configuration
Interrupt Pin register),
13-42
PCI_CFG_MAXL (PCI Configuration
Maximum Latency register),
13-41
PCI_CFG_MBAR (PCI Configuration
Memory Base Address register),
13-38
PCI_CFG_MLT (PCI Configuration
Memory Latency Timer register),
13-36
PCI_CFG_RID (PCI Configuration
Revision ID register),
13-34
PCI_CFG_SID (PCI Configuration
Subsystem ID register),
13-40
PCI_CFG_STAT (PCI Configuration
Status register),
13-31
PCI_CFG_SVID (PCI Configuration
Subsystem Vendor ID register),
13-40
PCI_CFG_VIC (PCI Configuration
Vendor ID register),
13-30
PCI Configuration BIST register
(PCI_CFG_BIST),
13-35
PCI Configuration Cache Line Size register
(PCI_CFG_CLS),
13-37
PCI Configuration Class Code register
(PCI_CFG_CC),
13-33
PCI Configuration Command register
(PCI_CFG_CMD),
13-32
PCI Configuration Device ID register
(PCI_CFG_DIC),
13-29
PCI Configuration Header Type register
(PCI_CFG_HT),
13-36
PCI Configuration Interrupt Line register
(PCI_CFG_IL),
13-43
PCI Configuration Interrupt Pin register
(PCI_CFG_IP),
13-42
PCI Configuration I/O Base Address
register (PCI_CFG_IBAR),
13-39
PCI Configuration Maximum Latency
register (PCI_CFG_MAXL),
13-41
PCI Configuration Memory Base Address
register (PCI_CFG_MBAR),
13-38
PCI Configuration Memory Latency
Timer register (PCI_CFG_MLT),
13-36
PCI Configuration Minimum Grant
register (PCI_CFG_MING),
13-42
PCI Configuration Revision ID register
(PCI_CFG_RID),
13-34
PCI Configuration Status register
(PCI_CFG_STAT),
13-31
PCI Configuration Subsystem ID register
(PCI_CFG_SID),
13-40
PCI Configuration Subsystem Vendor ID
register (PCI_CFG_SVID),
13-40
PCI Configuration Vendor ID register
(PCI_CFG_VIC),
13-30
PCI_CTL (PCI Bridge Control register),
13-20
PCI Device I/O BAR Mask register
(PCI_DIBARM),
13-27
PCI Device Memory BAR Mask register
(PCI_DMBARM),
13-26
PCI_DIBARM (PCI Device I/O BAR
Mask register),
13-27
PCI_DMBARM (PCI Device Memory
BAR Mask register),
13-26
PCI Enable bit,
13-20
PCI_HMCTL (PCI Host Memory
Control register),
13-14
,
13-43
PCI Host Memory Control register
(PCI_HMCTL),
13-43
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...