ADSP-BF535 Blackfin Processor Hardware Reference
I-35
Index
SPIx Status registers (SPIx_ST),
10-15
,
10-27
SPIx_ST (SPIx Status registers),
10-15
,
10-27
SPIx_TDBR (SPIx Transmit Data Buffer
registers),
10-17
,
10-27
SPIx Transmit Data Buffer registers
(SPIx_TDBR),
10-17
,
10-27
SPORT block diagram,
11-4
SPORT disable,
11-7
SPORT multichannel configuration
(SPORTx_MCMCx) registers,
11-30
SPORT multichannel receive select
(SPORTx_MRCSx) registers,
11-28
SPORT multichannel transmit select
(SPORTx_MTCSx) registers,
11-26
SPORT operation,
11-7
SPORT pin/line terminations,
11-70
SPORT receive DMA configuration
(SPORTx_CONFIG_DMA_RX)
registers,
11-32
SPORT receive DMA count
(SPORTx_COUNT_RX) registers,
11-37
SPORT receive DMA current descriptor
pointer (SPORTx_CURR_PTR_RX)
registers,
11-32
SPORT receive DMA descriptor ready
(SPORTx_DESCR_RDY_RX)
registers,
11-39
SPORT receive DMA IRQ status
(SPORTx_IRQSTAT_RX) registers,
11-40
SPORT receive DMA next descriptor
pointer
(SPORTx_NEXT_DESC_RX)
registers,
11-37
SPORT receive DMA start address high
(SPORTx_START_ADDR_HI_RX)
registers,
11-35
SPORT receive DMA start address low
(SPORTx_START_ADDR_LO_RX
) registers,
11-36
SPORT receive (SPORTx_RX) registers,
11-20
SPORT registers,
11-9
SPORTs (serial ports),
1-2
,
1-17
SPORT status (SPORTx_STAT) registers,
11-24
SPORT transmit DMA configuration
(SPORTx_CONFIG_DMA_TX)
registers,
11-42
SPORT transmit DMA count
(SPORTx_COUNT_TX) registers,
11-46
SPORT transmit DMA current descriptor
pointer (SPORTx_CURR_PT_TX)
registers,
11-41
SPORT transmit DMA descriptor ready
(SPORTx_DESCR_RDY_TX)
registers,
11-48
SPORT Transmit DMA IRQ Status
(SPORTx_IRQSTAT_TX) Registers,
11-49
SPORT transmit DMA next descriptor
pointer
(SPORTx_NEXT_DESCR_TX)
registers,
11-46
SPORT transmit DMA start address high
(SPORTx_START_ADDR_HI_TX)
registers,
11-44
SPORT transmit DMA start address low
(SPORTx_START_ADDR_LO_TX
) registers,
11-45
SPORT transmit (SPORTx_TFSDIV) and
receive (SPORTx_RFSDIV) frame
sync divider registers,
11-23
SPORT transmit (SPORTx_TSCLKDIV)
and receive (SPORTx_RSCLKDIV)
Serial clock divider registers,
11-21
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...