Memory Architecture
1-6
ADSP-BF535 Blackfin Processor Hardware Reference
occupy separate sections of this common address space. The memory por-
tions of this address space are arranged in a hierarchical structure. Fast,
low latency memory systems for cache or SRAM are located close to the
processor.
Figure 1-3
shows the memory map for the ADSP-BF535
processor.
The L1 memory system is the primary highest performance memory avail-
able to the Blackfin core. The L2 memory system provides additional
capacity with slightly lower performance. The off-chip memory system,
Figure 1-3. ADSP-BF535 Processor Internal/External Memory Map
PCI Configuration Space Port (4 byte)
PCI Configuration Registers (64 Kbyte)
Reserved
PCI I/O Space (64 Kbyte)
Reserved
PCI Memory Space (128 Mbyte)
Reserved
Async Memory Bank 3 (64 Mbyte)
Async Memory Bank 2 (64 Mbyte)
Async Memory Bank 1 (64 Mbyte)
Async Memory Bank 0 (64 Mbyte)
SDRAM Memory Bank 3
(16 MB - 128 MB)*
SDRAM Memory Bank 2
(16 MB - 128 MB)*
SDRAM Memory Bank 1
(16 MB - 128 MB)*
SDRAM Memory Bank 0
(16 MB - 128 MB)*
0xEEFF FFFC
0xEEFF FF00
0xEEFE FFFF
0xEEFE 0000
0xE7FF FFFF
0xE000 0000
0x2FFF FFFF
0x2C00 0000
0x2800 0000
0x2400 0000
0x2000 0000
0x1800 0000
0x1000 0000
0x0800 0000
0x0000 0000
0xEF00 0000
External Memory Map
Core Memory-Mapped Registers (2 Mbyte)
Reserved
Scratchpad SRAM (4 Kbyte)
Instruction SRAM (16 Kbyte)
System Memory-Mapped Registers (2 Mbyte)
Reserved
Reserved
Data Bank B SRAM (16 Kbyte)
Reserved
Data Bank A SRAM (16 Kbyte)
Reserved
L2 SRAM Memory (256 Kbyte)
Reserved
0xFFFF FFFF
0xFFE0 0000
0xFFB0 0000
0xFF90 4000
0xFF90 0000
0xFF80 4000
0xFF80 0000
0xF003 FFFF
0xF000 0000
0xEF00 0000
0xFFC0 0000
0xFFB0 1000
0xFFA0 4000
0xFFA0 0000
Internal Memory Map
* The addresses shown for the SDRAM banks reflect a fully populated SDRAM array with 512 Mbytes of memory. If any
bank contains less than 128 Mbytes of memory, it would only extend to the length of the real memory systems and the
end address would become the start address of the next bank. This would continue for all four banks, with any remaining
space between the end of Memory Bank 3 and the beginning of Async Memory Bank 0 at address 0x2000 0000 treated
as reserved address space.
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...