ADSP-BF535 Blackfin Processor Hardware Reference
I-45
Index
USB
(continued)
control transfer with no data phase,
14-57
data flows,
14-4
data transfer preparation,
14-48
data transfers,
14-11
,
14-47
device connection,
19-8
device initialization,
14-46
disable,
14-21
DMA channel arbitration,
14-3
DMA Master module,
14-9
DMA registers,
14-15
DMA transfers,
14-33
endpoint errors,
14-60
endpoint interrupts,
14-27
endpoint registers,
14-15
endpoints,
14-2
endpoint types,
14-10
error detection,
14-61
exception handling,
14-60
frame number,
14-17
,
14-18
Front-End Interface,
14-7
full speed,
14-14
general registers,
14-15
implementation,
14-4
interface number,
14-19
interfaces,
14-12
interrupts,
14-4
,
14-12
,
14-22
,
14-24
,
14-37
isochronous data transfer errors,
14-60
isochronous data transfers,
14-11
,
14-53
ISO IN endpoints,
14-54
ISO OUT endpoints,
14-55
logical endpoint configuration,
14-35
low speed,
14-14
memory allocation for endpoints,
14-4
memory buffer offset,
14-33
Memory Interface module,
14-8
packet request,
14-20
USB
(continued)
programming endpoint configuration
registers,
14-47
protocol,
14-2
references,
14-62
Registers and Control module,
14-8
reset signalling,
14-61
small packets, exception handling,
14-60
stall request,
14-21
status,
14-19
suspend,
14-5
suspended,
14-62
suspend mode,
14-13
suspend/resume considerations,
14-62
suspension of USB transceivers,
14-13
timing and clock inputs,
8-2
traffic load,
14-53
transaction decode module,
14-7
transceiver connection,
14-13
transfer concepts,
14-47
transfer direction,
14-31
transfers and SPORT,
14-3
UDC module,
14-6
USBD stall bit,
14-60
USB IN endpoints,
14-53
USB OUT endpoints,
14-53
USBD_AIF field,
14-19
USBD_BCSTAT interrupt,
14-43
USBD_CFG field,
14-19
USBD_CFG interrupt,
14-38
USBD_CTRL (USBD Module
Configuration and Control register),
14-21
USBD_DMABH (DMA Master Channel
Base Address, High register),
14-26
USBD_DMABL (DMA Master Channel
Base Address, Low register),
14-25
USBD_DMACFG (DMA Master Channel
Configuration register),
14-24
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...