ADSP-BF535 Blackfin Processor Hardware Reference
13-15
PCI Bus Interface
devices. Do not assign an address range so that one of the enabled regions
in the ADSP-BF535 processor overlaps with any external PCI device.
Doing so would cause contention on the PCI bus, since both the
ADSP-BF535 processor and the external PCI device would assert
DEVSEL#
to claim the transaction.
Outbound Configuration Transactions
When in host mode, the ADSP-BF535 processor is responsible for the
configuration of the devices on the PCI bus. The ADSP-BF535 processor
is responsible for determining the memory or I/O window size for each
device, and assigning it a base address where there is sufficient room for
the device window. Because the ADSP-BF535 processor only claims trans-
actions in memory space when in host mode,
all
of the I/O space is
available for the ADSP-BF535 processor to assign to different devices on
the bus. Memory, however, must be allocated with care. The default con-
figuration of the
PCI_HMCTL
register disables all ADSP-BF535 processor
resources: system MMRs, asynchronous memory, and SDRAM. Change
this configuration if the PCI system needs these resources. External
devices’ need for memory space must be balanced against the
ADSP-BF535 processor’s need for memory space.
To configure devices on the PCI bus, the ADSP-BF535 processor must
perform Type 0 and Type 1 transactions, depending on whether the tar-
geted device is on the bus directly connected to the PCI core or is on a bus
on the other side of a PCI-to-PCI bridge. See the PCI specification for
more information. The PCI core does not behave as a normal bridge—it
does not convert a Type 1 transaction into a Type 0 transaction if the bus
number connected to the PCI core matches the bus number in the config-
uration address. The PCI core behavior is consistent with that of the
host-to-PCI-bridge behavior.
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...