ADSP-BF535 Blackfin Processor Hardware Reference
I-9
Index
DCPLB_ADDRx (DCPLB Address
registers),
6-69
,
6-70
DCPLB Data registers (DCPLB_DATAx),
6-65
,
6-66
DCPLB_DATAx (Data Cacheability
Protection Lookaside Buffer Data
registers),
6-65
DCPLB_DATAx (DCPLB Data registers),
6-66
DCPLB_FAULT_ADDR (DCPLB Fault
Address register),
6-75
DCPLB Fault Address register
(DCPLB_FAULT_ADDR),
6-75
DCPLB_STATUS (DCPLB Status
register),
6-73
DCPLB Status register
(DCPLB_STATUS),
6-73
Debug Control register (DBGCTL),
3-17
debug features,
20-1
DEC (Instruction Decode),
4-7
Deep Sleep mode,
1-23
,
8-14
deferring exception processing,
4-55
delayed transactions, PCI,
13-7
Descriptor Block Ownership bit (DBO),
9-10
,
9-18
Destination Memory DMA Configuration
register (MDD_DCFG),
9-33
Destination Memory DMA Current
Descriptor Pointer register
(MDD_DCP),
9-37
Destination Memory DMA Descriptor
Ready register (MDD_DDR),
9-36
Destination Memory DMA Interrupt
register (MDD_DI),
9-38
Destination Memory DMA Next
Descriptor Pointer register
(MDD_DND),
9-36
Destination Memory DMA Start Address
High register (MDD_DSAH),
9-35
Destination Memory DMA Start Address
Low register (MDD_DSAL),
9-35
Destination Memory DMA Transfer
Count register (MDD_DCT),
9-34
development tools,
1-24
device initialization, USBD,
14-46
device mode operation,
13-4
device software, UDC,
14-12
DF (Divide Frequency),
8-3
,
8-8
direct branch,
4-10
Direct Call,
4-11
direct mapped (definition),
6-2
direct memory access,
9-1
Direct Memory Access.
See
DMA
Direct Short and Long Jumps,
4-11
dirty state bit (definition),
6-2
Disable Interrupts (CLI) instruction,
3-4
,
6-85
disabling
autobuffering,
9-15
CPLBs,
6-12
interrupts, global,
4-34
PLL,
8-16
timer,
16-5
USB,
14-21
DISALGNEXPT instruction,
5-13
Divide Frequency (DF) bit,
8-3
,
8-8
divide primitives (DIVS, DIVQ),
2-12
,
2-31
DIVQ instruction,
2-31
DIVS instruction,
2-31
DMA,
9-1
to
9-46
abort conditions,
9-44
autobuffer based operation,
9-15
buffer size, multichannel,
11-68
bus,
20-27
Bus Debug registers,
20-27
bus error conditions,
9-45
channel latency requirement,
12-17
channels,
12-17
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...