ADSP-BF535 Blackfin Processor Hardware Reference
I-7
Index
core
accesses to PCI,
13-18
access to flag configuration,
15-2
clock/system clock ratio control,
8-5
double-fault condition,
4-28
,
4-36
overview,
7-3
waking up from idled state,
4-24
core architecture,
1-2
core clock (CCLK),
7-2
core clock/system clock ratio control,
8-5
Core D0 bus,
7-3
Core D0 port,
7-4
Core D1 bus,
7-3
Core D1 port,
7-4
Core Double-Fault reset,
3-13
core event
in EVT,
4-35
MMR location,
4-35
Core Event Controller (CEC),
4-18
Core Event Vector Table (table),
4-35
Core I bus,
7-3
,
7-5
Core Interrupt Latch Register (ILAT),
4-32
Core Interrupt Latch register (ILAT),
4-32
Core Interrupt Mask Register (IMASK),
4-32
Core Interrupt Mask register (IMASK),
4-32
Core Interrupt Pending Register (IPEND),
4-33
Core Interrupts Pending register (IPEND),
3-1
,
4-33
Core-Only Software reset,
3-13
,
3-17
,
3-18
Core Timer,
4-46
Core Timer Control register (TCNTL),
16-22
Core Timer Count register (TCOUNT),
16-23
Core Timer Period register (TPERIOD),
16-24
Core Timer Scale register (TSCALE),
16-24
count, DMA for USB transfer,
14-26
counter
cycle,
4-4
,
20-24
RTC,
17-1
CPLB_L1_CHBL bit,
6-22
CRC errors,
14-61
CROSSCORE software,
1-24
cross options,
2-30
crosstalk,
19-15
CSYNC,
6-81
code example,
6-85
instruction,
6-84
Current USB Frame Number register
(USBD_FRM),
14-17
cycle counters,
4-4
,
20-24
,
20-25
CYCLES and CYCLES2 (Execution Cycle
Count registers),
20-25
D
DAB arbitration,
7-10
DAB bus agents (masters, slaves, bridges),
7-14
DAB (DMA Access bus)
and USB,
14-9
arbitration,
7-10
bus agents (masters, slaves, bridges),
7-14
latencies (table),
7-12
performance,
7-11
DAB (DMA access bus)
clocking,
8-1
DAB latencies,
7-13
DAG0 CPLB Miss,
4-43
DAG0 Misaligned Access,
4-43
DAG0 Multiple CPLB Hits,
4-43
DAG0 Protection Violation,
4-43
DAG1 CPLB Miss,
4-43
DAG1 Misaligned Access,
4-43
DAG1 Multiple CPLB Hits,
4-43
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...