ADSP-BF535 Blackfin Processor Hardware Reference
18-39
External Bus Interface Unit
Figure 18-14. SDRAM Memory Global Control Register
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
1
1
0
0
0
0
0
0
0
0
0
0
0
1
0
1
SDRAM Memory Global Control Register (EBIU_SDGCTL)
TWR[1:0]
PSM
PSSE
TRCD[2:1]
X16DE
EBUFE
SRFS
SDRAM external datapath width
0 - 32 bits
1 - 16 bits
SDRAM timing for external buffering
of address and control
0 - External buffering timing disabled
1 - External buffering timing enabled
SDRAM self-refresh mode start
Always reads 0
0 - No effect
1 - Starts SDRAM self-refresh mode
SDRAM t
RCD
in SCLK
cycles
000 - Reserved
001-111 - 1 to 7 cycles
SDRAM t
WR
in SCLK
cycles
00 - Reserved
01-11 - 1 to 3 cycles
SDRAM power-up sequence
0 - Precharge, 8 CBR refresh
cycles, mode register set
1 - Precharge, mode register
set, 8 CBR refresh cycles
SDRAM power-up sequence
start enable. Always reads 0.
0 - No effect
1 - Enables SDRAM power-up
sequence on next SDRAM
access
Reset = 0x0008 800B
SCK1E
CL[1:0]
PFE
SCTLE
TRAS[3:0]
TRP[2:0]
TRCD[0]
PFP
SDRAM prefetch priority
0 - Prefetch does not have priority
over AMC requests
1 - Prefetch has priority over AMC
requests
SDRAM t
RCD
in SCLK cycles
000 - Reserved
001-111 - 1 to 7 cycles
Enable SCLK[0], SRAS,
SCAS, SWE, SDQM[3:0]
0 - Disabled
1 - Enabled
SDRAM t
RP
in SCLK cycles
000 - No effect
001-111 - 1 to 7 cycles
SDRAM t
RAS
in SCLK cycles
0000 - No effect
0001-1111 - 1 to 15 cycles
Enable SCLK[1]
0 - Disabled
1 - Enabled
SDRAM CAS latency
00-01 - Reserved
10 - 2 cycles
11 - 3 cycles
SDRAM prefetch enable
0 - Prefetch disabled
1 - Prefetch enabled
0xFFC0 4C00
Содержание ADSP-BF535 Blackfin
Страница 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Страница 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...
Страница 908: ...SDRAM Controller External Bus Interface Unit B 36 ADSP BF535 Blackfin Processor Hardware Reference...