![Altera UG-01080 Скачать руководство пользователя страница 502](http://html.mh-extra.com/html/altera/ug-01080/ug-01080_user-manual_2910922502.webp)
Parameter
Range
Description
RX word aligner mode
bit_slip
sync_sm
manual
Specifies one of the following 3 modes for the
word aligner:
• Bit_slip: You can use bit slip mode to shift
the word boundary. For every rising edge of
the
rx_bitslip
signal, the word boundary is
shifted by 1 bit. Each bitslip removes the
earliest received bit from the received data.
• Sync_sm: In synchronous state machine
mode, a programmable state machine
controls word alignment. You can only use
this mode with 8B/10B encoding. The data
width at the word aligner can be 10 or 20
bits. When you select this word aligner
mode, the synchronous state machine has
hysteresis that is compatible with XAUI.
However, when you select cpri for the
Standard PCS Protocol Mode, this option
selects the deterministic latency word aligner
mode.
• Manual: This mode enables word alignment
by asserting the
rx_std_wa_pattern
. This is
an edge sensitive signal.
RX word aligner pattern length
7,8,10,16
20, 32,40
Specifies the length of the pattern the word
aligner uses for alignment. The pattern is
specified in LSBtoMSB order.
RX word aligner pattern (hex)
User-specified
Specifies the word aligner pattern in hex.
Number of word alignment
patterns to achieve sync
1–256
Specifies the number of valid word alignment
patterns that must be received before the word
aligner achieves synchronization lock. The
default is 3.
Number of invalid words to lose
sync
1–256
Specifies the number of invalid data codes or
disparity errors that must be received before the
word aligner loses synchronization. The default
is 3.
Number of valid data words to
decrement error count
1–256
Specifies the number of valid data codes that
must be received to decrement the error
counter. If the word aligner receives enough
valid data codes to decrement the error count to
0, the word aligner returns to synchronization
lock.
Run length detector word count
0–63
Specifies the maximum number of contiguous
0s or 1s in the data stream before the word
aligner reports a run length violation.
UG-01080
2015.01.19
Word Aligner and BitSlip Parameters
15-19
Cyclone V Transceiver Native PHY IP Core Overview
Altera Corporation
Send Feedback