![Altera UG-01080 Скачать руководство пользователя страница 49](http://html.mh-extra.com/html/altera/ug-01080/ug-01080_user-manual_2910922049.webp)
Word Addr
Bit
R/W
Name
Description
0x021
[31:0]
RW
cal_blk_powerdown
Writing a 1 to channel <
n
> powers
down the calibration block for
channel <
n
>. This register is only
available if you select Use external
PMA control and reconfig on the
Additional Options tab of the GUI.
0x022
[31:0]
RO
pma_tx_pll_is_locked
Bit[P] indicates that the TX clock
multiplier unit CMU PLL [P] is
locked to the input reference clock.
This register is only available if you
select Use external PMA control and
reconfig on the Additional Options
tab of the GUI.
Reset Control Registers-Automatic Reset Controller
0x041
[31:0]
RW
reset_ch_bitmask
Reset controller channel bitmask for
digital resets. The default value is all 1
s. Channel <
n
> can be reset when
bit<
n
> = 1. Channel <
n
> cannot be
reset when bit<
n
>=0.
0x042
[1:0]
WO
reset_control
(write)
Writing a 1 to bit 0 initiates a TX
digital reset using the reset controller
module. The reset affects channels
enabled in the
reset_ch_bitmask
.
Writing a 1 to bit 1 initiates a RX
digital reset of channels enabled in the
reset_ch_bitmask
. Both bits 0 and 1
self-clear.
RO
reset_status
(read)
Reading bit 0 returns the status of the
reset controller TX ready bit. Reading
bit 1 returns the status of the reset
controller RX ready bit.
UG-01080
2015.01.19
10GBASE-R PHY Register Interface and Register Descriptions
3-25
10GBASE-R PHY IP Core
Altera Corporation
Send Feedback