10G PCS Parameters for Arria V GZ Native PHY
This section shows the complete datapath and clocking for the 10G PCS and defines parameters available
in the GUI to enable or disable the individual blocks in the 10G PCS.
Figure 14-4: The 10G PCS datapath
FPGA
Fabric
Transmitter 10G PCS
Receiver 10G PCS
Transmitter PMA
Receiver PMA
TX FIFO
RX FIFO
Frame G
ener
at
or
CRC32 Gener
at
or
CRC32 Check
er
64B/66B E
nc
oder
and
TX SM
64B/66B D
ec
oder
and R
X SM
Scr
ambler
Descr
ambler
Disparit
y C
heck
er
Block
Synchr
oniz
er
Frame S
ync
Disparit
y
Gener
at
or
TX
Gear B
ox
RX
Gear B
ox
Serializ
er
Deserializ
er
CDR
tx_serial_da
ta
rx_serial_da
ta
rx_c
or
eclk
in
tx_c
or
eclk
in
Input Reference Clock
(From Dedicated Input Reference Clock Pin)
BER
Monitor
Clock Divider
Parallel and Serial Clocks
Serial Clock
Central/ Local Clock Divider
Parallel Clock
Serial Clock
Parallel and Serial Clocks
CMU PLL /
ATX PLL /
fPLL
tx_clkout
rx_clkout
PRBS
Generator
PRP
Generator
PRP
Verifier
PRBS
Verifier
UG-01080
2015.01.19
10G PCS Parameters for Arria V GZ Native PHY
14-29
Arria V GZ Transceiver Native PHY IP Core
Altera Corporation
Send Feedback