![Altera UG-01080 Скачать руководство пользователя страница 174](http://html.mh-extra.com/html/altera/ug-01080/ug-01080_user-manual_2910922174.webp)
Interlaken PHY Avalon-ST TX Interface
This section lists the signals in the Avalon-ST TX interface.
Table 7-4: Avalon-ST TX Signals
Signal Name
Direction
Description
tx_parallel_data<n>[63:0]
Input
Avalon-ST data bus driven from the FPGA fabric to
the TX PCS. This input should be synchronized to the
tx_coreclkin
clock domain.
tx_parallel_data<n>[64]
Input
Indicates whether
tx_parallel_data<n>[63:0]
represents control or data. When deasserted,
tx_
parallel_data<n>[63:0]
is a data word. When
asserted,
tx_parallel_data<n>[63:0]
is a control
word.
The value of header synchronization bits[65:64] of the
Interlaken word identify whether bits[63:0] are a
Framing Layer Control/Burst/IDLE Control Word or
a data word. The MAC must gray encode the header
synchronization bits. The value 2'b10 indicating
Burst/IDLE Control Word must be gray encoded to
the value 1'b1 for
tx_parallel_data<n>[64]
. The
value 2'b01 indicating data word must be gray
encoded to the value 1'b0 for
tx_parallel_data<n>
[64]
. You can also tie header synchronization bit[65]
to
tx_parallel_data[64]
directly.
UG-01080
2015.01.19
Interlaken PHY Avalon-ST TX Interface
7-7
Interlaken PHY IP Core
Altera Corporation
Send Feedback