Virtex-5 FPGA User Guide
89
UG190 (v5.0) June 19, 2009
Chapter 3
Phase-Locked Loops (PLLs)
Introduction
The clock management tile (CMT) in Virtex-5 FPGAs includes two DCMs and one PLL.
There are dedicated routes within a CMT to couple together various components. Each
block within the tile can be treated separately, however, there exists a dedicated routing
between blocks creating restrictions on certain connections. Using these dedicated routes
frees up global resources for other design elements. Additionally, the use of local routes
within the CMT provides an improved clock path because the route is handled locally,
reducing chances for noise coupling.
The CMT diagram (
) shows a high-level view of the connection between the
various clock input sources and the DCM-to-PLL and PLL-to-DCM dedicated routing. The
six (total) PLL output clocks are muxed into a single clock signal for use as a reference clock
to the DCMs. Two output clocks from the PLL can drive the DCMs. These two clocks are
100% independent. PLL output clock 0 could drive DCM1 while PLL output clock 1 could
drive DCM2. Each DCM output can be muxed into a single clock signal for use as a
reference clock to the PLL. Only one DCM can be used as the reference clock to the PLL at
any given time. A DCM can not be inserted in the feedback path of the PLL. Both the PLLs
or DCMs of a CMT can be used separately as stand-alone functions. The outputs from the
PLL are not spread spectrum.
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...