![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 345](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106345.webp)
Virtex-5 FPGA User Guide
345
UG190 (v5.0) June 19, 2009
OLOGIC Resources
The Output and the 3-State paths can be configured in one of the following modes
independently.
•
Edge triggered D type flip-flop
•
DDR mode (SAME_EDGE or OPPOSITE_EDGE)
•
Level Sensitive Latch
•
Asynchronous/combinatorial
illustrates the various logic resources in the OLOGIC block.
This section of the documentation discusses the various features available using the
OLOGIC resources. All connections between the OLOGIC resources are managed in Xilinx
software.
Combinatorial Output Data and 3-State Control Path
The combinatorial output paths create a direct connection from the FPGA fabric to the
output driver or output driver control. These paths is used when:
1.
There is direct (unregistered) connection from logic resources in the FPGA fabric to the
output data or 3-state control.
2.
The “pack I/O register/latches into IOBs” is set to OFF.
Output DDR Overview (ODDR)
Virtex-5 devices have dedicated registers in the OLOGIC to implement output DDR
registers. This feature is accessed when instantiating the ODDR primitive. DDR
multiplexing is automatic when using OLOGIC. No manual control of the mux-select is
needed. This control is generated from the clock.
There is only one clock input to the ODDR primitive. Falling edge data is clocked by a
locally inverted version of the input clock. All clocks feeding into the I/O tile are fully
multiplexed, i.e., there is no clock sharing between ILOGIC or OLOGIC blocks. The ODDR
primitive supports the following modes of operation:
•
OPPOSITE_EDGE mode
•
SAME_EDGE mode
X-Ref Target - Figure 7-22
Figure 7-22:
OLOGIC Block Diagram
D1
D2
T1
T2
TCE
CLK
SR
REV
Q
TQ
CE
CK
REV
SR
ug190_7_17_
041206
D1
D2
D1
D2
OCE
Q
OQ
CE
CK
REV
SR
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...