![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 254](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106254.webp)
254
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
lists the differential HSTL Class I DC voltage specifications.
HSTL Class II
shows a sample circuit illustrating a valid termination technique for HSTL
Class II (1.5V) with unidirectional termination.
Table 6-16:
Differential HSTL Class I DC Voltage Specifications
Min
Typ
Max
V
CCO
1.40
1.50
1.60
V
TT
–
V
CCO
×
0.5
–
V
IN
(DC)
–0.30
–
V
CCO
+ 0.30
V
DIFF
(DC)
0.20
–
V
CCO
+ 0.60
V
CM
(DC)
(1)
0.68
–
0.90
V
DIFF
(AC)
0.40
–
V
CCO
+ 0.60
V
X
(Crossover)
(2)
0.68
–
0.90
Notes:
1. Common mode voltage: V
CM
= V
P
– ((V
P
– V
N
)/2)
2. Crossover point: V
X
where V
P
– V
N
= 0 (AC coupled)
X-Ref Target - Figure 6-43
Figure 6-43:
HSTL (1.5V) Class II Unidirectional Termination
Z0
IOB
IOB
HSTL_II
HSTL_II
ug190_6_41_030206
V
TT
= 0.75V
RP = Z0 = 50
Ω
V
TT
= 0.75V
RP = Z0 = 50
Ω
Z0
IOB
IOB
HSTL_II_DCI
HSTL_II_DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 0.75V
+
–
V
REF
= 0.75V
+
–
External Termination
DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...