304
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
The connection scheme shown in
is for a bidirectional bus scenario. The signal
performance may be degraded by R
0
. Therefore, it is also recommended to verify the R
0
value and performance with an IBIS simulation.
When designing with the LVDCI_33 standard:
•
The output drive strength and slew rates are not programmable. The output
impedance references the VRP and VRN resistors, and the output current is
determined by the output impedance.
•
If only LVDCI_33 inputs are used, it is not necessary to connect VRP and VRN to
external reference resistors. The implementation pad report does not record VRP and
VRN being used. External reference resistors are required only if LVDCI_33 outputs
are present in a bank.
•
LVDCI_33 is compatible with LVTTL and LVCMOS standards only.
In addition, changing the slew rate from fast to slow and/or reducing the current drive
could significantly reduce overshoot and undershoot.
The
Virtex-5 FPGA PCB Designer’s Guide
contains additional design information to assist
PCB designers and signal integrity engineers.
Regulating V
CCO
at 3.0V
The following section discusses alternatives for managing overshoot and undershoot for
LVTTL, LVCMOS33, and PCI applications.
When V
CCO
is lowered to 3.0V, the power clamp diode turns on at about 3.5V. Therefore it
limits any overshoot higher than 3.5V before reaching the absolute maximum level of
4.05V. In addition, instead of –0.3V when V
CCO
= 3.75V, the lower absolute maximum limit
corresponding to V
CCO
= 3.0V is –1.05V. In this case, the ground clamp diode clips
undershoot before reaching the lower absolute maximum limit.
As a result, lowering V
CCO
to 3.0V addresses the overshoot and undershoot specifications
for all supported 3.3 V standards, including LVCMOS_33, LVTTL, LVDCI_33, and PCI.
Mixing Techniques
Either using LVDCI_33 standard or lowering the V
CCO
to 3.0V is a good approach to
address overshoot and undershoot. It is also acceptable to combine both methods. When
V
CCO
is lowered to 3.0V, it is not necessary to adjust the reference resistors VRP and VRN.
The VRP and VRN values should always be the same as the board trace impedance.
X-Ref Target - Figure 6-93
Figure 6-93:
3.3V I/O Configuration
ug190_6_87_030506
Virtex-5
FPGA
OBUFT_LVDCI_33
IBUF_LVDCI
External Device
Z
0
R
0
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...