Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
05/09/08
4.2
Revised clock routing resources in
.
Removed example Figure 2-10 on
Corrected note 1 in
.
Added
“Legal Block RAM and FIFO Combinations,” page 171
Clarified Note 7 in
DCI in Virtex-5 Device I/O Standards
. Master DCI is not supported
in Banks 1 and 2.
09/23/08
4.3
Added the TXT platform to
Chapter 2: Revised
“Reset Input - RST” on page 53
.
.
Chapter 6: Labeled all the DCI_18 standards consistently in
.
Replaced the link to the
Chapter 8: Updated CLKB in
and
“High-Speed Clock Input - CLKB,”
12/02/08
4.4
Chapter 2: Changed “edge” to “half” in
IBUFG – Global Clock Input Buffer
description
on
.
Chapter 4: Added new text and equation to
. Added note
1 to
.
Chapter 5: Changed RAM#XM to RAM#M in
Chapter 6: Corrected PCI acronym definition in
“PCI-X, PCI-33, PCI-66 (Peripheral
Component Interconnect),” page 247
. Added to the description of the SSTL18_II_T_DCI
standard in
“SSTL18_II_T_DCI (1.8V) Split-Thevenin Termination,” page 293
Chapter 7: Added mode to caption of
for clarification.
Chapter 8: Added statement about shared resources between OCLK and CLK in
Speed Clock for Strobe-Based Memory Interfaces - OCLK,” page 357
01/09/09
4.5
Chapter 4: Revised the paragraph below
on
Chapter 6: Added IBUFDS_DIFF_OUT to the list of primitive names for differential I/O
standards in
“Virtex-5 FPGA SelectIO Primitives,” page 233
. Added new section
Chapter 7: In the Verilog code segment for bidirectional IODELAY on
, corrected
the setting of RST.
03/19/09
4.6
Chapter 3: Added reference to the
Virtex-5 FPGA Configuration Guide
in
.
Chapter 4: In the second paragraph of
, added “in ECC
configuration” after READ_FIRST.
Chapter 5: In the third sentence of the second paragraph of
, changed “slices” to “LUTs”. Removed MC31 and SHIFTOUT from the bottom
SRL32 in
Chapter 6: Inserted sentence about at least one I/O being configured as DCI to the
paragraph after
Date
Version
Revision
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...