288
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
SSTL18 Class II (1.8V)
shows a sample circuit illustrating a valid unidirectional termination technique
for SSTL Class II (1.8V).
shows a sample circuit illustrating a valid bidirectional termination technique
for SSTL (1.8V) Class II.
X-Ref Target - Figure 6-80
Figure 6-80:
SSTL18 (1.8V) Class II Unidirectional Termination
Z0
IOB
IOB
SSTL18_II
SSTL18_II
ug190_6_75_030506
V
TT
= 0.9V
RP = Z0 = 50
Ω
V
TT
= 0.9V
RP = Z0 = 50
Ω
Z0
IOB
IOB
SSTL18_II_DCI
SSTL18_II_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 0.9V
+
–
V
REF
= 0.9V
+
–
External Termination
DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
RS = 20
Ω
R0 = 20
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...