![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 253](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106253.webp)
Virtex-5 FPGA User Guide
253
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
Differential HSTL Class I
shows a sample circuit illustrating a valid termination technique for
differential HSTL Class I (1.5V) with unidirectional termination.
shows a sample circuit illustrating a valid termination technique for
differential HSTL Class I (1.5V) with unidirectional DCI termination.
X-Ref Target - Figure 6-41
Figure 6-41:
Differential HSTL (1.5V) Class I Unidirectional Termination
X-Ref Target - Figure 6-42
Figure 6-42:
Differential HSTL (1.5V) Class I DCI Unidirectional Termination
ug190_6_39_030206
+
–
External Termination
Z0
IOB
IOB
DIFF_HSTL_I
DIFF_HSTL_I
Z0
DIFF_HSTL_I
V
TT
= 0.75V
50
Ω
V
TT
= 0.75V
50
Ω
ug190_6_40_030206
IOB
DIFF_HSTL_I_DCI
DIFF_HSTL_I_DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
DCI
DIFF_HSTL_I_DCI
V
CCO
= 1.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
IOB
Z0
Z0
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...