![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 45](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106045.webp)
Virtex-5 FPGA User Guide
45
UG190 (v5.0) June 19, 2009
Regional Clocking Resources
BUFR Use Models
BUFRs are ideal for source-synchronous applications requiring clock domain crossing or
serial-to-parallel conversion. Unlike BUFIOs, BUFRs are capable of clocking logic
resources in the FPGAs other than the IOBs.
X-Ref Target - Figure 1-22
Figure 1-22:
BUFR Driving Various Logic Resources
UG190_c1_22_022609
CLB
s
CLB
s
CLB
s
CLB
s
CLB
s
CLB
s
CLB
s
CLB
s
Block
RAM
Block
RAM
D
S
P
Tile
D
S
P
Tile
BUFR
To Region
A
b
ove
To Center
of Die
To Region
Below
I/O Tile
I/O Tile
I/O Tile
I/O Tile
I/O Tile
I/O Tile
I/O Tile
I/O Tile
BUFIO
Clock C
a
p
ab
le I/O
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...