282
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
shows a sample circuit illustrating a valid termination technique for
differential SSTL2 Class II (2.5V) with unidirectional DCI termination.
shows a sample circuit illustrating a valid termination technique for
differential SSTL2 Class II (2.5V) with bidirectional termination.
X-Ref Target - Figure 6-73
Figure 6-73:
Differential SSTL2 (2.5V) Class II Unidirectional DCI Termination
ug190_6_69_030506
IOB
DIFF_SSTL2_II_DCI
DIFF_SSTL2_II_DCI
V
CCO
= 2.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
DCI
DIFF_SSTL2_II_DCI
V
CCO
= 2.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
IOB
V
CCO
= 2.5V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
CCO
= 2.5V
Z0
Z0
R0 = 25
Ω
R0 = 25
Ω
X-Ref Target - Figure 6-74
Figure 6-74:
Differential SSTL2 (2.5V) Class II with Bidirectional Termination
Z0
IOB
IOB
DIFF_SSTL2_II
DIFF_SSTL2_II
+
–
External Termination
V
TT
= 1.25V
DIFF_SSTL2_II
ug190_6_70_071707
Z0
DIFF_SSTL2_II
DIFF_SSTL2_II
DIFF_SSTL2_II
+
–
V
TT
= 1.25V
50
Ω
50
Ω
V
TT
= 1.25V
V
TT
= 1.25V
50
Ω
25
Ω
25
Ω
25
Ω
25
Ω
50
Ω
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...